Difference between revisions of "Main Page"

From Verific Design Automation FAQ
Jump to: navigation, search
Line 1: Line 1:
 
'''General'''
 
'''General'''
 
* [[How to get best support from Verific | '''''How to get best support from Verific''''']]
 
* [[How to get best support from Verific | '''''How to get best support from Verific''''']]
* [[Source code customization & Stable release services | '''''Source code customization & Stable release services''''']]
+
* [[Source code customization & Stable release services | Source code customization & Stable release services]]
 
* [[How to save computer resources | How to save computer resources (memory consumption & runtime)]]
 
* [[How to save computer resources | How to save computer resources (memory consumption & runtime)]]
 
* [[Original RTL language | How do I know what language a Netlist in the netlist database comes from?]]
 
* [[Original RTL language | How do I know what language a Netlist in the netlist database comes from?]]

Revision as of 09:34, 15 October 2021

General

Input: VHDL, Verilog (and SystemVerilog), Liberty, EDIF

Netlist Database

Output

Scripting languages: TCL, Perl, Python

Code examples